# FICE

### ACE24BC64B

### **Two-wire Serial EEPROM**

### **Description**

The ACE24BC64B series are 65,536 bits of serial Electrical Erasable and Programmable Read Only Memory, commonly known as EEPROM. They are organized as 8192 words of 8 bits (one byte) each. They offer an additional page (Identification Page) of 32 bytes. They also provide the Write Device Address instruction for users to implement configurable device address features. The devices are fabricated with proprietary advanced CMOS process for low power and low voltage applications. The device features programmable software write protection which provides partial as well as full memory array protection. These devices are available in thin 4-ball CSP package. A standard 2-wire serial interface is used to address all read and write functions. Our extended VCC range (1.7V to 5.5V) devices enables wide spectrum of applications.

### **Features**

- Low voltage and low power operations:
   ACE24BC64B: V<sub>CC</sub> = 1.7V to 5.5V
- 32 bytes page write mode.
- Partial page write operation allowed.
- Internally organized: 8,192 x 8 (64K).
- Configurable device address.
- Programmable Software Write protect:

Upper quarter memory array

Upper half memory array

Upper 3/4 memory array

Whole memory array

- Standard 2-wire bi-directional serial interface.
- Schmitt trigger, filtered inputs for noise protection.
- Self-timed Write Cycle (5ms maximum).
- 1000 kHz (5.5V, 2.5V), 400 kHz (1.7V) Compatibility.
- Automatic erase before write operation.
- High reliability: typically, 1,000,000 cycles endurance.
- 100 years data retention.
- Industrial temperature range (-40 $^{\circ}$ C to 85 $^{\circ}$ C).
- Standard CSP Pb-free packages.



### **Two-wire Serial EEPROM**

**Absolute Maximum Ratings** 

| Industrial operating temperature:            | -40°ℂ to 85°ℂ       |
|----------------------------------------------|---------------------|
| Storage temperature:                         | -50°ℂ to 125°ℂ      |
| Input voltage on any pin relative to ground: | -0.3V to VCC + 0.3V |
| Maximum voltage:                             | 8V                  |
| ESD Protection on all pins:                  | >8000V              |

Notice: Stresses exceed those listed under "Absolute Maximum Rating" may cause permanent damage to the device. Functional operation of the device at conditions beyond those listed in the specification is not guaranteed. Prolonged exposure to extreme conditions may affect device reliability or functionality.

# **Packaging Type**

CSP-4



**Pin Configurations** 

| · iii ooiiiigai aaoiio |                                       |  |  |  |  |  |
|------------------------|---------------------------------------|--|--|--|--|--|
| Pin Name               | Pin Function                          |  |  |  |  |  |
| SDA                    | Serial Data Input / Open Drain Output |  |  |  |  |  |
| SCL                    | Serial Clock Input                    |  |  |  |  |  |
| VCC                    | Power Supply                          |  |  |  |  |  |
| GND                    | Ground                                |  |  |  |  |  |

# **Ordering information**





### **Two-wire Serial EEPROM**

### **Block Diagram**



### **Pin Descriptions**

### A. SERIAL CLOCK (SCL)

The rising edge of this SCL input is to latch data into the EEPROM device while the falling edge of this clock is to clock data out of the EEPROM device.

### B. SERIAL DATA LINE (SDA)

SDA data line is a bi-directional signal for the serial devices. It is an open drain output signal and can be wired-OR with other open-drain output devices.

### **Memory Organization**

The ACE24BC64B devices have 256 pages and a lockable Identification page respectively. Since each page has 32 bytes, random word addressing to ACE24BC64B will require 13 bits data word addresses respectively.



### **Two-wire Serial EEPROM**

### **Device Operation**

### A. SERIAL CLOCK AND DATA TRANSITIONS

The SDA pin is typically pulled to high by an external resistor. Data is allowed to change only when Serial clock SCL is at VIL. Any SDA signal transition may interpret as either a START or STOP condition as described below.

### **B. START CONDITION**

With SCL VIH, a SDA transition from high to low is interpreted as a START condition. All valid commands must begin with a START condition.

### C. STOP CONDITION

With SCL VIH, a SDA transition from low to high is interpreted as a STOP condition. All valid read or write commands end with a STOP condition. The device goes into the STANDBY mode if it is after a read command. A STOP condition after page or byte write command will trigger the chip into the STANDBY mode after the self-timed internal programming finish (see Figure 1).

### D. ACKNOWLEDGE

The 2-wire protocol transmits address and data to and from the EEPROM in 8bit words. The EEPROM acknowledges the data or address by outputting a "0" after receiving each word. The ACKNOWLEDGE signal occurs on the 9th serial clock after each word.

### E. STANDBY MODE

The EEPROM goes into low power STANDBY mode after a fresh power up, after receiving a STOP bit in read mode, or after completing a self-time internal programming operation.

### F. SOFT RESET

After an interruption in protocol power loss or system reset, any two-wire part can be reset by following these steps:

- Creat a START condition,
- Clock eighteen data bits "1",
- Creat a start condition as SDA is high.



Figure 1: Timing diagram for START and STOP conditions



### **Two-wire Serial EEPROM**



Figure 2: Timing diagram for output ACKNOWLEDGE

### **Device Addressing**

The 2-wire serial bus protocol mandates an 8 bits device address word after a START bit condition to invoke a valid read or write command. The first four most significant bits of the device address should be 1010, the next three bits are device address bits. These three device address bits (5<sup>th</sup>, 6<sup>th</sup> and 7<sup>th</sup>) are to match with the configurable device address E2/E1/E0. If a match is made, the EEPROM device outputs an ACKNOWLEDGE signal after the 8<sup>th</sup> read/write bit, otherwise the chip will go into STANDBY mode. Since there are no A2/A1/A0 pins, ACE24BC64B provides the Write Device Address instruction for users to implement configurable device address features. When power-on, the device will load the configured device address E2/E1/E0 automatically. The device address factory default value is "000". The last or 8th bit is a read/write command bit. If the 8th bit is at V<sub>IH</sub> then the chip goes into read mode. If a "0" is detected, the device enters programming mode.

Table 1-1. Device address

|             | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-------------|-------|-------|-------|-------|-------|-------|-------|-------|
| Normal area | 1     | 0     | 1     | 0     | E2    | E1    | E0    | R/W   |
| SWP (1)     | 1     | 0     | 1     | 0     | E2    | E1    | E0    | R/W   |
| WDA enable  | 0     | 1     | 0     | 1     | Х     | Х     | х     | х     |
| WDA (2)     | 1     | 0     | 1     | 1     | E2    | E1    | E0    | 0     |

Table 1-2. Word address 0

|             | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-------------|-------|-------|-------|-------|-------|-------|-------|-------|
| Normal area | 0     | х     | Х     | A12   | A11   | A10   | A9    | A8    |
| SWP         | 1     | Х     | Х     | Х     | Х     | Х     | х     | Х     |
| WDA enable  | Х     | Х     | Х     | Х     | Х     | Х     | х     | Х     |
| WDA         | Х     | Х     | Х     | Х     | х     | 0     | 1     | Х     |



### **Two-wire Serial EEPROM**

Table 1-3. Word address 1

|             | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-------------|-------|-------|-------|-------|-------|-------|-------|-------|
| Normal area | A7    | A6    | A5    | A4    | А3    | A2    | A1    | A0    |
| SWP         | Х     | Х     | Х     | X     | Х     | X     | Х     | Х     |
| WDA enable  | Х     | Х     | Х     | Х     | Х     | Х     | Х     | Х     |
| WDA         | Х     | Х     | Х     | Х     | Х     | Х     | Х     | Х     |

### Notes:

- (1) SWP is short for Software Write Protection;
- (2) WDA is short for Write Device Address.

X = Don't care bit.

### **Write Operations**

### A. BYTE WRITE

A write operation requires two 8-bit data word address following the device address word and ACKNOWLEDGE signal. Upon receipt of this address, the EEPROM will respond with a "0" and then clock in the first 8-bit data word. Following receipt of the 8-bit data word, the EEPROM will again output a "0". The addressing device, such as a microcontroller, must terminate the write sequence with a STOP condition. At this time the EEPROM enters into an internally-timed write cycle state. All inputs are disabled during this write cycle and the EEPROM will not respond until the writing is completed (figure 5).

### B. PAGE WRITE

The 64K EEPROM are capable of 32-byte page write.

A page write is initiated the same way as a byte write, but the microcontroller does not send a STOP condition after the first data word is clocked in. The microcontroller can transmit up to 31 more data words after the EEPROM acknowledges receipt of the first data word. The EEPROM will respond with a "0" after each data word is received. The microcontroller must terminate the page write sequence with a STOP condition (see Figure 4).

The lower five bits of the data word address are internally incremented following the receipt of each data word. The higher data word address bits are not incremented, retaining the memory page row location. If more than 32 data words are transmitted to the EEPROM, the data word address will "roll over" and the previous data will be overwritten.

### C. ACKNOWLEDGE POLLING

ACKNOWLEDGE polling may be used to poll the programming status during a self-timed internal programming. By issuing a valid read or write address command, the EEPROM will not acknowledge at the 9<sup>th</sup> clock cycle if the device is still in the self-timed programming mode. However, if the programming completes and the chip has returned to the STANDBY mode, the device will return a valid ACKNOWLEDGE signal at the 9th clock cycle.



### **Two-wire Serial EEPROM**

### D. WRITE DEVICE ADDRESS

The configurable device address can be written by issuing the Write Device Address instruction. An instruction of Write Device Address Enable should be implemented first before the Write Device Address instruction. The protocol and format as blow:

- Sending a command code "0101xxxx" without acknowledge;
- Using the same protocol and format as Byte Write, except for the following differences: Device type identifier = 1011;

Address bit A10/A9 must be "01", all other address bits are don't care;

The data byte must be equal to the binary value xxxx xE2E1E0, where x is don't care and E2E1E0 is the new device address.

### E. SOFTWARE WRITE PROTECTION

The user can select to write-protect partial or full memory array by writing a specific data into the Write Protect Register (WPR). The WPR is located outside of the 8K bytes memory addressing space, at address 1xxx.xxxx.xxxxx.xxxxb.

The write protect control bits, b1 to b3 are non-volatile.

The WPEN (Write Protect Enable) bit enables the write protection when it is set to "1". When the WPEN bit is "0", the whole memory array can be written.

The BP0 and BP1 (Block Protect) bits determine which area is write protected. The user can select to protect a quarter, one half, three quarters or the entire memory by setting these bits according. The protected blocks then become read-only.

The ACE24BC64B will not acknowledge the data byte and the write request will be rejected for the addresses located in the protected area. Writing in the Write protect register is performed with a Byte Write instruction at address 1xxx.xxxx.xxxx.xxxxx. Bits b7/b6/b5/b4/b0 of the data byte are not significant (Don't Care). Writing more than one byte will discard the write cycle (Write protect register content will not be changed).

Table2. Write Protect Register (WPR)

|       | BIT7 | BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 |
|-------|------|------|------|------|------|------|------|------|
| WRITE | X    | X    | X    | X    | WPEN | BP1  | BP0  | Х    |
| READ  | 0    | 0    | 0    | 0    | WPEN | BP1  | BP0  | 0    |

### Table3: Block Protect

| BP1 | BP0 | ARRAY ADDRESS PROTECTED | PROTECTION                 |
|-----|-----|-------------------------|----------------------------|
| 0   | 0   | 1800 - 1FFF             | Upper Quarter Protection   |
| 0   | 1   | 1000 - 1FFF             | Upper Half Protection      |
| 1   | 0   | 0800 - 1FFF             | Upper 3/4 Array Protection |
| 1   | 1   | 0000 - 1FFF             | Full Array Protection      |



### **Two-wire Serial EEPROM**

### **Read Operations**

The read command is similar to the write command except the 8<sup>th</sup> read/write bit in address word is set to "1". The three read operation modes are described as follows:

### A. CURRENT ADDRESS READ

The EEPROM internal address word counter maintains the last read or write address plus one if the power supply to the device has not been cut off. To initiate a current address read operation, the micro- controller issues a START bit and a valid device address word with the read/write bit (8<sup>th</sup>) set to "1". The EEPROM will response with an ACKNOWLEDGE signal on the 9<sup>th</sup> serial clock cycle. An 8-bit data word will then be serially clocked out. The internal address word counter will then automatically increase by one. For current address read the micro-controller will not issue an ACKNOWLEDGE signal on the 18<sup>th</sup> clock cycle. The micro-controller issues a valid STOP bit after the 18<sup>th</sup> clock cycle to terminate the read operation. The device then returns to STANDBY mode (see Figure 5).

### B. SEQUENTIAL READ

The sequential read is very similar to current address read. The micro-controller issues a START bit and a valid device address word with read/write bit (8th) set to "1". The EEPROM will response with an ACKNOWLEDGE signal on the 9th serial clock cycle. An 8-bit data word will then be serially clocked out. Meanwhile the internally address word counter will then automatically increase by one. Unlike current address read, the micro-controller sends an ACKNOWLEDGE signal on the 18th clock cycle signaling the EEPROM device that it wants another byte of data. Upon receiving the ACKNOWLEDGE signal, the EEPROM will serially clocked out an 8-bit data word based on the incremented internal address counter. If the micro-controller needs another data, it sends out an ACKNOWLEDGE signal on the 27th clock cycle. Another 8-bit data word will then be serially clocked out. This sequential read continues as long as the micro-controller sends an ACKNOWLEDGE signal after receiving a new data word. When the internal address counter reaches its maximum valid address, it rolls over to the beginning of the memory array address. Similar to current address read, the micro- controller can terminate the sequential read by not acknowledging the last data word received, but sending a STOP bit afterwards instead (figure 6).

### C. RANDOM READ

Random read is a two-steps process. The first step is to initialize the internal address counter with a target read address using a "dummy write" instruction. The second step is a current address read. To initialize the internal address counter with a target read address, the micro-controller issues a START bit first, follows by a valid device address with the read/write bit (8th) set to "0". The EEPROM will then acknowledge. The micro-controller will then send two address words. Again the EEPROM will acknowledge. Instead of sending a valid written data to the EEPROM, the micro-controller performs a current address read instruction to read the data. Note that once a START bit is issued, the EEPROM will reset the internal programming process and continue to execute the new instruction - which is to read the current address (figure 7).



### **Two-wire Serial EEPROM**

### D. READ WPR

Reading the write protect register is performed with a Random Read instruction at address 1xxx.xxxx.xxxxx.xxxxb. Bits b7/b6/b5/b4/b0 of the write protect register content are read as 00000. The signification of the protect register lower bits b3/b2/b1 are defined previously.

Reading more than one byte will loop on reading the configuration register value. The configuration register cannot be read while a write cycle is ongoing.



Figure 3: Byte Write



Figure 4: Page Write



Figure 5: Write Device Address



### **Two-wire Serial EEPROM**



Figure 6: Write WPR



Figure 7: Current Address Read



Figure 8: Sequential Read



Figure 9: Random Read



### **Two-wire Serial EEPROM**



Figure 10: SCL and SDA Bus Timing

### **Electrical Specifications**

### A. Power-Up Requirements

During a power-up sequence, the VCC supplied to the device should monotonically rise from GND to the minimum VCC level, with a slew rate no faster than 0.05 V/µs and no slower then 0.1 V/ms. A decoupling cap should be connected to the VCC PAD which is no smaller than 10nF.

### B. Device Reset

To prevent inadvertent write operations or any other spurious events from occurring during a power-up sequence, this device includes a Power-on Reset (POR) circuit. Upon power-up, the device will not respond to any commands until the VCC level crosses the internal voltage threshold (VPOR) that brings the device out of Reset and into Standby mode. The system designer must ensure the instructions are not sent to the device until the VCC supply has reached a stable value greater than or equal to the minimum VCC level.



Figure 11: Power on and Power down

If an event occurs in the system where the VCC level supplied to the device drops below the maximum  $V_{POR}$  level specified, it is recommended that a full power cycle sequence be performed by first driving the VCC pin to GND, waiting at least the minimum  $t_{POFF}$  time and then performing a new power-up sequence in compliance with the requirements defined in this section.



### **Two-wire Serial EEPROM**

### **AC Characteristics**

| 0                                 | B                                                                       | 1.  | 7V        | 2.5V | 11.14 |                 |
|-----------------------------------|-------------------------------------------------------------------------|-----|-----------|------|-------|-----------------|
| Symbol                            | Parameter                                                               | Min | Max       | Min  | Max   | Unit            |
| f <sub>SCL</sub>                  | Clock frequency, SCL                                                    |     | 400       |      | 1000  | kHz             |
| t <sub>LOW</sub>                  | Clock pulse width low                                                   | 1.2 |           | 0.6  |       | μs              |
| t <sub>HIGH</sub>                 | Clock pulse width high                                                  | 0.4 |           | 0.3  |       | μs              |
| t <sub>i</sub>                    | Noise suppression time (1)                                              |     | 80        |      | 40    | ns              |
| t <sub>AA</sub>                   | Clock low to data out valid                                             | 0.3 | 1.2       | 0.3  | 0.5   | μs              |
| t <sub>BUF</sub>                  | Time the bus must be free before a new transmission can start (1)       | 1.3 |           | 1.2  |       | μs              |
| t <sub>HD.STA</sub>               | START hold time                                                         | 0.6 |           | 0.6  |       | μs              |
| t <sub>SU.STA</sub>               | START set-up time                                                       | 0.6 |           | 0.6  |       | μs              |
| t <sub>HD.DAT</sub>               | Data in hold time                                                       | 50  |           | 50   |       | ns              |
| t <sub>SU.DAT</sub>               | Data in set-up time                                                     | 100 |           | 100  |       | ns              |
| t <sub>R</sub>                    | Input rise time (1)                                                     |     | 300       |      | 300   | ns              |
| t <sub>F</sub>                    | Input fall time (1)                                                     |     | 300       |      | 300   | ns              |
| t <sub>su.sto</sub>               | STOP set-up time                                                        | 0.6 |           | 0.6  |       | μs              |
| t <sub>DH</sub>                   | Date out hold time                                                      | 200 |           | 200  |       | ns              |
| t <sub>PWR,R</sub> <sup>(1)</sup> | Vcc slew rate at power up                                               | 0.1 | 50        | 0.1  | 50    | V/ms            |
| t <sub>PUP</sub> <sup>(1)</sup>   | Time required after VCC is stable before the device can accept commands | 100 |           | 100  |       | μs              |
| t <sub>POFF</sub> <sup>(1)</sup>  | Minimum time at Vcc=0V between power cycles                             | 500 |           | 500  |       | ms              |
| t <sub>WR</sub>                   | Write cycle time                                                        |     | 400       |      | 1000  | ms              |
| Endurance (1)                     | 25°C, Page Mode, 3.3V                                                   |     | 1,000,000 |      |       | Write<br>Cycles |

Notes: 1. This Parameter is expected by characterization but are not fully screened by test.

2. AC Measurement conditions: RL (Connects to Vcc):  $1.3K\Omega$ 

Input Pulse Voltages: 0.3Vcc to 0.7Vcc

Input and output timing reference Voltages: 0.5Vcc



# **Two-wire Serial EEPROM**

# **DC Characteristics**

| Symbol           | Parameter              | Test Conditions                      | Min                   | Typical | Max                   | Units |
|------------------|------------------------|--------------------------------------|-----------------------|---------|-----------------------|-------|
| V <sub>CC1</sub> | Supply V <sub>CC</sub> |                                      | 1.7                   |         | 5.5                   | V     |
|                  | Cupply road aurent     | V <sub>CC</sub> @ 5.0V               |                       | 0.4     | 1.0                   | Λ     |
| I <sub>CC1</sub> | Supply read current    | SCL = 400  kHz                       |                       | 0.4     | 1.0                   | mA    |
|                  | Cumply write aurent    | V <sub>CC</sub> @ 5.0V               |                       | 2.0     | 2.0                   | Λ     |
| I <sub>CC2</sub> | Supply write current   | SCL = 400  kHz                       |                       | 2.0     | 3.0                   | mA    |
| 1                | Cupply ourrant         | V <sub>CC</sub> @ 1.7V,              |                       | -10     |                       |       |
| I <sub>SB1</sub> | Supply current         | $V_{IN} = V_{CC} \text{ or } V_{SS}$ |                       | < 1.0   |                       | μA    |
| 1                | Cupply ourrant         | V <sub>CC</sub> @ 2.5V,              |                       | < 1.0   |                       |       |
| I <sub>SB2</sub> | Supply current         | $V_{IN} = V_{CC} \text{ or } V_{SS}$ |                       | < 1.0   |                       | μA    |
| 1                | Supply current         | V <sub>CC</sub> @ 5.0V,              |                       | .10     |                       |       |
| I <sub>SB3</sub> |                        | $V_{IN} = V_{CC} or V_{SS}$          |                       | < 1.0   |                       | μA    |
| I <sub>IL</sub>  | Input leakage current  | $V_{IN} = V_{CC} \text{ or } V_{SS}$ |                       |         | 3.0                   | μΑ    |
| $I_{LO}$         | Output leakage current | $V_{IN} = V_{CC} \text{ or } V_{SS}$ |                       |         | 3.0                   | μΑ    |
| V <sub>IL</sub>  | Input low level        |                                      | -0.6                  |         | V <sub>CC</sub> × 0.3 | V     |
| V <sub>IH</sub>  | Input high level       |                                      | V <sub>CC</sub> × 0.7 |         | V <sub>CC</sub> + 0.5 | V     |
| \ /              | Outset laveland        | V <sub>CC</sub> @ 3.0V,              |                       |         | 0.4                   |       |
| $V_{OL2}$        | Output low level       | $I_{OL}$ = 2.1 mA                    |                       |         | 0.4                   | V     |
| \ /              | Outract lave lave l    | V <sub>CC</sub> @ 1.7V,              |                       |         | 0.0                   |       |
| $V_{OL1}$        | Output low level       | $I_{OL} = 0.15 \text{ mA}$           |                       |         | 0.2                   | V     |





# **Two-wire Serial EEPROM**

# **Packaging information**

# CSP-4



| Symbol | Dimens | sions In Milli | meters | Dimensions In Inches |        |        |  |
|--------|--------|----------------|--------|----------------------|--------|--------|--|
|        | Min    | Nom            | Min    | Nom                  | Min    | Nom    |  |
| Α      | 0.260  | 0.280          | 0.300  | 0.0102               | 0.0110 | 0.0118 |  |
| A1     | 0.215  | 0.225          | 0.235  | 0.0085               | 0.0089 | 0.0092 |  |
| A2     | 0.045  | 0.055          | 0.065  | 0.0018               | 0.0022 | 0.0026 |  |
| А3     |        | 0.025          |        |                      | 0.0010 |        |  |
| b      | 0.150  | 0.160          | 0.170  | 0.0059               | 0.0063 | 0.0067 |  |
| D      | 0.777  | 0.802          | 0.827  | 0.0306               | 0.0316 | 0.0325 |  |
| Е      | 0.631  | 0.646          | 0.686  | 0.0248               | 0.0254 | 0.0270 |  |
| е      |        | 0.400          |        |                      | 0.0157 |        |  |
| e1     |        | 0.400          |        |                      | 0.0157 |        |  |
| F      |        | 0.123          |        |                      | 0.0048 |        |  |
| G      |        | 0.201          |        |                      | 0.0079 |        |  |



# ACE24BC64B Two-wire Serial EEPROM

### Notes

ACE does not assume any responsibility for use as critical components in life support devices or systems without the express written approval of the president and general counsel of ACE Technology Co., LTD. As sued herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and shoes failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

ACE Technology Co., LTD. http://www.ace-ele.com/